From patchwork Wed Jun 12 08:32:30 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shyam Saini X-Patchwork-Id: 544 Return-Path: X-Original-To: linux-amarula@patchwork.amarulasolutions.com Delivered-To: linux-amarula@patchwork.amarulasolutions.com Received: from mail-pg1-f200.google.com (mail-pg1-f200.google.com [209.85.215.200]) by ganimede.amarulasolutions.com (Postfix) with ESMTPS id 89F8D3F35E for ; Wed, 12 Jun 2019 10:32:50 +0200 (CEST) Received: by mail-pg1-f200.google.com with SMTP id z10sf10909303pgf.15 for ; Wed, 12 Jun 2019 01:32:50 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1560328368; cv=pass; d=google.com; s=arc-20160816; b=ZdmYhJ3/tJtVGhbxzaozuPEuFo7RbYBjTprlaGIBjoUDNZ7Mnf+/Aq49aYPRW7nBJH Nt5J08x/e52W1774Cj4ajy+Muh2egPHHVlFd3CLpbZBr0CFYKuh84bW2QVjxdhe3hcfr zDhPiPnNE7Y1pWmHW1qsuI7EO+syZRATwu4uupiiGlx1H45AyU/5zKXrfRlj/k3Pv/eo +UpiUKlxwKbGDJDBAd8wskY/VqPblWVZOV7iaInqkbvmR4UjJAXYWbdLJj+URBdJ+sUq 0tiYFmZTnjr3kJ68ill0A5rj0DzkSxMGFvAHhKVC8fRPaPqMcrvPFsozigQZjopYwf6b 0GyA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-unsubscribe:list-archive:list-help:list-post:list-id :mailing-list:precedence:message-id:date:subject:cc:to:from :mime-version:dkim-signature; bh=PclyRSSZPartdAetmvSfET6oFojsTX3qo9/kDnEhelM=; b=tAsCZDdS1zLqlpOUNQmm6UcsMKMRkaJLOh+B4LIyaUYTiUaRMpkJgD2cBqjlSyt5xu ZOJeplwsVG9ErjQkAOpnTKvG9Ozd449vxEgE5ccG8NXkt8FKtuv4bHlLlgMgfeYNM/fV aAf3uWRegdDbpEwq5pPLooKdY8eH+wrpaeOJDtT0YbXWB6ihy812s794jPGbCayvAnW8 pzU35VTykHcmh4tCRVLS3/3TAklpVj9WRU5YDsVj+/fyLrZ3Lv6IQahX2+uZE0TBV4Vv mfJL3vwwU+luZ8EmwM529NM3+sT/c5p0bl3sC/WRpCqq2UnnRNY2aZir9LQoDepF0bAR K9dg== ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=G7zOSGxE; spf=pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) smtp.mailfrom=shyam.saini@amarulasolutions.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amarulasolutions.com; s=google; h=mime-version:from:to:cc:subject:date:message-id:x-original-sender :x-original-authentication-results:precedence:mailing-list:list-id :list-post:list-help:list-archive:list-unsubscribe; bh=PclyRSSZPartdAetmvSfET6oFojsTX3qo9/kDnEhelM=; b=XEyY2b8SfYJPQ19cQV7dfz0/8DqSQzmbn7SnKwcpbZ8/IT5KdPN7PaS4qmLGpeU8F9 t94edgq12rRmv9Xm6r8YrsFDGlqkP+UoaxWGXJi/7dI8wYJla9A+Kfu8QQwaDAOJWcBW WfB5TiiCMoC3ovLC0KnZ2hs3qadINRzkCm0n0= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:from:to:cc:subject:date:message-id :x-original-sender:x-original-authentication-results:precedence :mailing-list:list-id:x-spam-checked-in-group:list-post:list-help :list-archive:list-unsubscribe; bh=PclyRSSZPartdAetmvSfET6oFojsTX3qo9/kDnEhelM=; b=ppVlO/13BsnIJmGltTrUs6VeuuFSvu0GYrSYazZp81z4q7QQcw4dhYZ+3Hldzrrp9q 2Vyx7lLSdMM8oevhEOJkJExSZEDOoKwNRiM3nrKN9oxo41h/7hPdKj0JOVtWf+pG5rph dExKT4oaiZKByLCbiC6boHZxENSYyuCNTguALOYC+VIDclxOcik7EQWftQYL3FIy5MJJ XpT+tzawCTWUyP0pGN7FQfbFcbihgrH70NIRw79Ik9/knZ+utFsmQXBF7500dglXJbjc ZVxzNfxg2w5n/pxTvkc6C7hqk9HQboSbJYyNi9mfpXNCmIuaCof1oVs7aBIeyfaVk5Uu aQ3Q== X-Gm-Message-State: APjAAAV+m93hOTiVyQoScvN3gb898Mov0/vt4pTrTUMsSL3zVAFfZmSu hupNQpnHZn0NTDuNBSxEeDenUIst X-Google-Smtp-Source: APXvYqyfEzcN5/pAWmoik/UxVGG52QKX9KEPh0hlpL5KWgSE6Lrzw82ootT/1JZRhYgA5eHe0tuRLg== X-Received: by 2002:a62:fccd:: with SMTP id e196mr12508832pfh.53.1560328368314; Wed, 12 Jun 2019 01:32:48 -0700 (PDT) MIME-Version: 1.0 X-BeenThere: linux-amarula@amarulasolutions.com Received: by 2002:a17:90a:a584:: with SMTP id b4ls448798pjq.0.canary-gmail; Wed, 12 Jun 2019 01:32:48 -0700 (PDT) X-Received: by 2002:a17:90a:cb12:: with SMTP id z18mr30104878pjt.82.1560328367896; Wed, 12 Jun 2019 01:32:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1560328367; cv=none; d=google.com; s=arc-20160816; b=qgeVyoGpEyPq/vJKeulZkODaXge8grUP+U21/dQj8CLLope4434nLW9o3JKolDUfI/ WlrbPt9skHfFt7cSc5Fl0LeQCsU1Yd2ipiS3z1Av7ILMQBRb3NyMSaW1J4s0eaC8Wo18 3Oqpw5ayqNpE3gB3AwvsRxVy+r4WltePucXCLYSo2PH2XB1OHC/E8uhezd+Or0Rivvyj 8vMasnqnT2RECJfmRGrQ+EHmaYcNnsg6atmnG8jxVHdJcJkR5P/Ruqa38auTUz61CgME JP2P7W+meYRtdQr8ZQxw/qHKMY76xIFtcRsn0HCudVEKEo/r3GA1Yv954IADY2XKlLca viLg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=message-id:date:subject:cc:to:from:dkim-signature; bh=gmW8WRNMrYYWWn/14AXcr1F201djvK4XPdLR0p57KHs=; b=Sv1ZGQBSDtlSZudDX01rYxRSwpRRQXQHXJk72A9okAYATJuD55ku1v+7oQmdU+4Qy4 LC1RZ7HAXxg+iaem3tvcNqwKglhH4H2sTjRVpmnyXJm5rWeiWlocOvieajjtnMFvq0So vIcFzSL63InAl3RFbQIHAIndRuEfaa7rLFqUCjIbcVy4C1KOkW44rHO1cDPpPwyO8+dD qUCx2XoJpS7kkv/7IAJNLZ0C7yr0Zfefu10TzIfcfUo3pWv1RINL8WnjUrnCCtipJEnf baHuMVOFKHClV4tuGER44+DA0Ue7Xxo1saLZ4tINJLyLyOokPP4jCAWOz/FXRZJPM38d 5Urw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=G7zOSGxE; spf=pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) smtp.mailfrom=shyam.saini@amarulasolutions.com Received: from mail-sor-f65.google.com (mail-sor-f65.google.com. [209.85.220.65]) by mx.google.com with SMTPS id d5sor9984621plr.38.2019.06.12.01.32.47 for (Google Transport Security); Wed, 12 Jun 2019 01:32:47 -0700 (PDT) Received-SPF: pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) client-ip=209.85.220.65; X-Received: by 2002:a17:902:9a90:: with SMTP id w16mr78446965plp.113.1560328366802; Wed, 12 Jun 2019 01:32:46 -0700 (PDT) Received: from localhost.localdomain ([183.82.224.115]) by smtp.googlemail.com with ESMTPSA id c129sm32013265pfa.106.2019.06.12.01.32.42 (version=TLS1_3 cipher=AEAD-AES256-GCM-SHA384 bits=256/256); Wed, 12 Jun 2019 01:32:46 -0700 (PDT) From: Shyam Saini To: sbabic@denx.de Cc: u-boot@lists.denx.de, stefan.agner@toradex.com, festevam@gmail.com, ksi@koi8.net, jagan@amarulasolutions.com, michael@amarulasolutions.com, linux-amarula@amarulasolutions.com, uboot-imx@nxp.com, Shyam Saini Subject: [PATCH v5 1/2] arm: i.MX: Add CMD_NANDBCB Kconfig entry Date: Wed, 12 Jun 2019 14:02:30 +0530 Message-Id: <20190612083231.7816-1-shyam.saini@amarulasolutions.com> X-Mailer: git-send-email 2.11.0 X-Original-Sender: shyam.saini@amarulasolutions.com X-Original-Authentication-Results: mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=G7zOSGxE; spf=pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) smtp.mailfrom=shyam.saini@amarulasolutions.com Content-Type: text/plain; charset="UTF-8" Precedence: list Mailing-list: list linux-amarula@amarulasolutions.com; contact linux-amarula+owners@amarulasolutions.com List-ID: X-Spam-Checked-In-Group: linux-amarula@amarulasolutions.com X-Google-Group-Id: 476853432473 List-Post: , List-Help: , List-Archive: List-Unsubscribe: , Add Kconfig entry for CMD_NANDBCB, and default y on i.MX6 platform with NAND_MXS defined. Reviewed-by: Stefano Babic Signed-off-by: Jagan Teki Signed-off-by: Shyam Saini --- Hi, This patch series is based on feedback gathered from this [1] discussion and [2] patch submitted by Stefan. [1] https://patchwork.ozlabs.org/patch/870467/ [2] https://patchwork.ozlabs.org/patch/897222/ Changes for v5: - New patch Changes for v4: - No change Changes for v3: - Fixed Typo 'seprate' Changes for v2: - New patch arch/arm/mach-imx/Kconfig | 11 +++++++++++ 1 file changed, 11 insertions(+) diff --git a/arch/arm/mach-imx/Kconfig b/arch/arm/mach-imx/Kconfig index ec09ef240f..5dd286f9a7 100644 --- a/arch/arm/mach-imx/Kconfig +++ b/arch/arm/mach-imx/Kconfig @@ -71,6 +71,17 @@ config CMD_HDMIDETECT This enables the 'hdmidet' command which detects if an HDMI monitor is connected. +config CMD_NANDBCB + bool "i.MX6 NAND Boot Control Block(BCB) command" + depends on NAND && CMD_MTDPARTS + default y if ARCH_MX6 && NAND_MXS + help + Unlike normal 'nand write/erase' commands, this command update + Boot Control Block(BCB) for i.MX6 platform NAND IP's. + + This is similar to kobs-ng, which is used in Linux as separate + rootfs package. + config NXP_BOARD_REVISION bool "Read NXP board revision from fuses" depends on ARCH_MX6 || ARCH_MX7 From patchwork Wed Jun 12 08:32:31 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shyam Saini X-Patchwork-Id: 545 Return-Path: X-Original-To: linux-amarula@patchwork.amarulasolutions.com Delivered-To: linux-amarula@patchwork.amarulasolutions.com Received: from mail-pg1-f200.google.com (mail-pg1-f200.google.com [209.85.215.200]) by ganimede.amarulasolutions.com (Postfix) with ESMTPS id 808203F35E for ; Wed, 12 Jun 2019 10:32:54 +0200 (CEST) Received: by mail-pg1-f200.google.com with SMTP id s4sf6097782pgr.3 for ; Wed, 12 Jun 2019 01:32:54 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1560328373; cv=pass; d=google.com; s=arc-20160816; b=VU2MInyJQQAy/iRkBN//NFIjaAHVZ1RYhQjV/K2GjOdVQ1Ko3p1Pohwe6X+P6TeTeo kcjnDS59PcU9IX8PgWFKKGRyL15QiWr+zs5TewaMPrt0x/wWrkuW2SRNPPdD+UGYcDn8 F0nYiHh3wC7TEbRz0+WeCrr8Uku+EDbWYBmLKiDnvXS+1Jjv54m+sOwM653+xPyfJik/ HgxxonpoWu7OHmtcFVQ2b4LSVRtl/YD4mt9lLwHXXk/F0FlCnc7W3gokT4aFvEnprwq9 46m+xIgIXObIVH5hcbASmleeUIBf1XoDaWN5qRsGk0SgwiWCf43fsP/2ibVLjfybBlfD e9Zg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-unsubscribe:list-archive:list-help:list-post:list-id :mailing-list:precedence:references:in-reply-to:message-id:date :subject:cc:to:from:mime-version:dkim-signature; bh=30u+oQ0yLWWfRGE19uk9e/64MCHTLgY+Ss8qD4XOwQU=; b=mqinIUH0v0QiX1CGkeya+4Q4OAB9w8rPGodh9GZHy76oQu3SX9PlwgTLo3OtPRg3lr JIxN4skikyw7nYSJArapyJDjTPhHR8/Bc6FMrzrfwrWBNgqNSVxOifdTsLaTQPOuEdor R4a1i8y+WjNYlKBw930MHTx/vKoFHx8QXuey2ipiRBrBHcxuMmo1LdgWtcpHAYD7HUrY ZJLXyhh9HtkPyEmNDEw3M5GkLftnaO+q09ZmI5qqMjWmw2BrO7vw6vzjj9FsF2lgFP53 ldSMi7GIHUxRTONErA3CjCTAykpnArIqTkrcEvpBYltxjrhHRag1xkeQ6NADzLJwixJ9 Lm8g== ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b="fZtc/SPO"; spf=pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) smtp.mailfrom=shyam.saini@amarulasolutions.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amarulasolutions.com; s=google; h=mime-version:from:to:cc:subject:date:message-id:in-reply-to :references:x-original-sender:x-original-authentication-results :precedence:mailing-list:list-id:list-post:list-help:list-archive :list-unsubscribe; bh=30u+oQ0yLWWfRGE19uk9e/64MCHTLgY+Ss8qD4XOwQU=; b=pbZ8eTPq8MMDtpv1nujgosEhjTZ8uvoqYgceT/crTWEKqGcXsCYNs/w+kC1QhOTljS YvKyNeGoLer2WT5OLFt+FJYRxHxAPJjmGrggdWuyyegChMDYVRtNyp9LLYmKvazAhliq Wza0IMQc3GRQ41s4mopTqpWPEdySmoXIWfamM= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:from:to:cc:subject:date:message-id :in-reply-to:references:x-original-sender :x-original-authentication-results:precedence:mailing-list:list-id :x-spam-checked-in-group:list-post:list-help:list-archive :list-unsubscribe; bh=30u+oQ0yLWWfRGE19uk9e/64MCHTLgY+Ss8qD4XOwQU=; b=udrVRUuOS3HYjF2TgJOV6DGYpv4Ou+/ONboQO0kCblvUUkWWcZsDAG7xumcgcOR0hA fRG/CNrtcHJIEuRJeo0Qms/HWJGy+uSa0dDXIYzGdfZJ4xEfSaEPTULLo9NI/Uol1ytm gJTGm7ED8m8Iz5Ir+m+QIezQWYecyqPKc8grTCK65RBxMpWnPQ9uR82eL86GN/8MVLHN 8ZcuzxxOI7E7GBNOpr+kNon73brZQHr3kEiXamP3sOdcLTMf/NAuy/OYlFB3g+wLMFoI Gk7G25QAySNYYkjkMusIV+jcsCn0E5QT+2TI0JaUg95XkBP6GPNFBuFbXhVttwOwy6dZ 9G8g== X-Gm-Message-State: APjAAAXadJ0LYdXJ/ohsc9CZ+UXkuklgfSZBTj5hM7qghkMIyMEuYx+l Q3iwU2+h5UZw4y/5Ugmdd0JD2Jr8 X-Google-Smtp-Source: APXvYqwvM+DYiNC49+6bi4PyTv45zcRjd0mrZi6Wjt3Vv9Gc4PrceoE6f68yHtgK2tXKMWPjQM/WhQ== X-Received: by 2002:a17:902:2847:: with SMTP id e65mr75521719plb.319.1560328372950; Wed, 12 Jun 2019 01:32:52 -0700 (PDT) MIME-Version: 1.0 X-BeenThere: linux-amarula@amarulasolutions.com Received: by 2002:a62:1b8a:: with SMTP id b132ls367228pfb.9.gmail; Wed, 12 Jun 2019 01:32:52 -0700 (PDT) X-Received: by 2002:a65:508b:: with SMTP id r11mr23208052pgp.387.1560328372350; Wed, 12 Jun 2019 01:32:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1560328372; cv=none; d=google.com; s=arc-20160816; b=Pxf7lLrTUFN5ZuDjgrBi4NVs24J4ZyoFQEMtsEZH7qHSOf6lKCjugq5s94FORGs5Oc n+suhRw4jQwtgf8rKnxfQEotHlyXLD0mdXWAY4lUYQynYryt4Oyf5x8pRs40u0R3o0o1 xGRbiXX0/SNCeQqnWxUUrfbgqmbM3BvLulg4ztMRHCJyJE7HOLoeSB5/dCDeRqfNQmHg NByPaqLV7OHcx79lfoNxND5YrdJr5vdPvs+td3R4sv7gNG7TYDDhYbvKcNQddSWwz0g3 k0A6i2ceRti1cQgSLv9SPYK+8gyO5EwToaNrQq660HHe6trj/FQwDbxxQMqudOtORnc8 +whg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=KAB+w4L2hY3VGKMyMbqT45fg8lA+v5sAt4YPFRqIA7M=; b=tBrq6SgoeltlyLPtSPmrUh/tTGkRMVZqPdOLBkWvjAH7ArcTxKMLCmGsZP2Pd52eht IVyzHfNObTWSFk0CGJCJJxTyIhj43SIm9sP3IJm1xQebsw79WlUYxPFCXJth864UAJvj ErKDl6lX3jmcsojx20yXfiL6G0mrezxrC+GPxgd9EOXsqvTs+4vH6JdzWtFxfEHtvVxL jtikZMBd3buPijGP9vqPUgM776iNko2Y8ncqEsaiSsmRyRlyZrqvhVAwT/XnC/ljw06r 5h+p50FH527qmqiSsL7c4L0q9qbu1jazmZrXG5V5uIQ0sFbpa7a3MjYkJumubkDu+74b sN4Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b="fZtc/SPO"; spf=pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) smtp.mailfrom=shyam.saini@amarulasolutions.com Received: from mail-sor-f65.google.com (mail-sor-f65.google.com. [209.85.220.65]) by mx.google.com with SMTPS id d3sor13757996pgv.29.2019.06.12.01.32.52 for (Google Transport Security); Wed, 12 Jun 2019 01:32:52 -0700 (PDT) Received-SPF: pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) client-ip=209.85.220.65; X-Received: by 2002:a63:5656:: with SMTP id g22mr8971625pgm.280.1560328371305; Wed, 12 Jun 2019 01:32:51 -0700 (PDT) Received: from localhost.localdomain ([183.82.224.115]) by smtp.googlemail.com with ESMTPSA id c129sm32013265pfa.106.2019.06.12.01.32.47 (version=TLS1_3 cipher=AEAD-AES256-GCM-SHA384 bits=256/256); Wed, 12 Jun 2019 01:32:50 -0700 (PDT) From: Shyam Saini To: sbabic@denx.de Cc: u-boot@lists.denx.de, stefan.agner@toradex.com, festevam@gmail.com, ksi@koi8.net, jagan@amarulasolutions.com, michael@amarulasolutions.com, linux-amarula@amarulasolutions.com, uboot-imx@nxp.com, Shyam Saini Subject: [PATCH v5 2/2] i.MX6: nand: add nandbcb command for imx Date: Wed, 12 Jun 2019 14:02:31 +0530 Message-Id: <20190612083231.7816-2-shyam.saini@amarulasolutions.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: <20190612083231.7816-1-shyam.saini@amarulasolutions.com> References: <20190612083231.7816-1-shyam.saini@amarulasolutions.com> X-Original-Sender: shyam.saini@amarulasolutions.com X-Original-Authentication-Results: mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b="fZtc/SPO"; spf=pass (google.com: domain of shyam.saini@amarulasolutions.com designates 209.85.220.65 as permitted sender) smtp.mailfrom=shyam.saini@amarulasolutions.com Content-Type: text/plain; charset="UTF-8" Precedence: list Mailing-list: list linux-amarula@amarulasolutions.com; contact linux-amarula+owners@amarulasolutions.com List-ID: X-Spam-Checked-In-Group: linux-amarula@amarulasolutions.com X-Google-Group-Id: 476853432473 List-Post: , List-Help: , List-Archive: List-Unsubscribe: , Writing/updating boot image in nand device is not straight forward in i.MX6 platform and it requires boot control block(BCB) to be configured. It becomes difficult to use uboot 'nand' command to write BCB since it requires platform specific attributes need to be taken care of. It is even difficult to use existing msx-nand.c driver by incorporating BCB attributes like mxs_dma_desc does because it requires change in mtd and nand command. So, cmd_nandbcb implemented in arch/arm/mach-imx BCB contains two data structures, Firmware Configuration Block(FCB) and Discovered Bad Block Table(DBBT). FCB has nand timings, DBBT search area, page address of firmware. On summary, nandbcb update will - erase the entire partition - create BCB by creating 2 FCB/DBBT block followed by 1 FW block based on partition size and erasesize. - fill FCB/DBBT structures - write FW/SPL on FW1 - write FCB/DBBT in first 2 blocks for nand boot, up on reset bootrom look for FCB structure in first block's if FCB found the nand timings are loaded for further reads. once FCB read done, DTTB will load and finally firmware will be loaded which is boot image. Refer section "NAND Boot" from doc/imx/common/imx6.txt for more usage information. Signed-off-by: Jagan Teki Signed-off-by: Sergey Kubushyn Signed-off-by: Shyam Saini --- Changes for v5: - Move mxs_nand.h file from drivers/mtd/nand/raw/ to include/ directory so that it can be used by both drivers/ and arch/ - Fix command steps output in docs Changes for v4: - Remove obselete apis and use bch_geometry structure for calculating ecc level, bad block start bit and bad block byte - Write firmware only once - Shorten variable names - Update commit message - Update docs as per current patch - Fix checkpatch warnings Changes for v3: - Fixed multi-line comments - Better error handling for failed allocations Changes for v2: - Fixed commit message notes - Updated proper commit message - Update doc/README.imx6 with NAND boot details - Fixed long length variable names. - Fixed Gigantic variable name. - NULL checks for kzalloc - Move Kconfig option in separate patch - Fixed checkpatch warninigs arch/arm/include/asm/mach-imx/imx-nandbcb.h | 111 ++++++++ arch/arm/mach-imx/Makefile | 1 + arch/arm/mach-imx/cmd_nandbcb.c | 369 +++++++++++++++++++++++++++ doc/imx/common/imx6.txt | 75 ++++++ drivers/mtd/nand/raw/mxs_nand.c | 2 +- drivers/mtd/nand/raw/mxs_nand_dt.c | 2 +- drivers/mtd/nand/raw/mxs_nand_spl.c | 3 +- {drivers/mtd/nand/raw => include}/mxs_nand.h | 0 8 files changed, 560 insertions(+), 3 deletions(-) create mode 100644 arch/arm/include/asm/mach-imx/imx-nandbcb.h create mode 100644 arch/arm/mach-imx/cmd_nandbcb.c rename {drivers/mtd/nand/raw => include}/mxs_nand.h (100%) diff --git a/arch/arm/include/asm/mach-imx/imx-nandbcb.h b/arch/arm/include/asm/mach-imx/imx-nandbcb.h new file mode 100644 index 0000000000..033659a038 --- /dev/null +++ b/arch/arm/include/asm/mach-imx/imx-nandbcb.h @@ -0,0 +1,111 @@ +/* + * Copyright (C) 2017 Jagan Teki + * + * SPDX-License-Identifier: GPL-2.0+ + */ + +#ifndef _IMX_NAND_BCB_H_ +#define _IMX_NAND_BCB_H_ + +#define FCB_FINGERPRINT 0x20424346 /* 'FCB' */ +#define FCB_VERSION_1 0x01000000 + +#define DBBT_FINGERPRINT2 0x54424244 /* 'DBBT' */ +#define DBBT_VERSION_1 0x01000000 + +struct dbbt_block { + u32 checksum; /* reserved on i.MX6 */ + u32 fingerprint; + u32 version; + u32 numberbb; /* reserved on i.MX6 */ + u32 dbbtpages; +}; + +struct fcb_block { + u32 checksum; /* First fingerprint in first byte */ + u32 fingerprint; /* 2nd fingerprint at byte 4 */ + u32 version; /* 3rd fingerprint at byte 8 */ + u8 datasetup; + u8 datahold; + u8 addr_setup; + u8 dsample_time; + + /* These are for application use only and not for ROM. */ + u8 nandtiming; + u8 rea; + u8 rloh; + u8 rhoh; + u32 pagesize; /* 2048 for 2K pages, 4096 for 4K pages */ + u32 oob_pagesize; /* 2112 for 2K pages, 4314 for 4K pages */ + u32 sectors; /* Number of 2K sections per block */ + u32 nr_nand; /* Total Number of NANDs - not used by ROM */ + u32 nr_die; /* Number of separate chips in this NAND */ + u32 celltype; /* MLC or SLC */ + u32 ecc_type; /* Type of ECC, can be one of BCH-0-20 */ + u32 ecc_nr; /* Number of bytes for Block0 - BCH */ + + /* Block size in bytes for all blocks other than Block0 - BCH */ + u32 ecc_size; + u32 ecc_level; /* Ecc level for Block 0 - BCH */ + u32 meta_size; /* Metadata size - BCH */ + /* Number of blocks per page for ROM use - BCH */ + u32 nr_blocks; + u32 ecc_type_sdk; /* Type of ECC, can be one of BCH-0-20 */ + u32 ecc_nr_sdk; /* Number of bytes for Block0 - BCH */ + /* Block size in bytes for all blocks other than Block0 - BCH */ + u32 ecc_size_sdk; + u32 ecc_level_sdk; /* Ecc level for Block 0 - BCH */ + /* Number of blocks per page for SDK use - BCH */ + u32 nr_blocks_sdk; + u32 meta_size_sdk; /* Metadata size - BCH */ + u32 erase_th; /* To set into BCH_MODE register */ + + /* + * 0: normal boot + * 1: to load patch starting next to FCB + */ + u32 bootpatch; + u32 patch_size; /* Size of patch in sectors */ + u32 fw1_start; /* Firmware image starts on this sector */ + u32 fw2_start; /* Secondary FW Image starting Sector */ + u32 fw1_pages; /* Number of sectors in firmware image */ + u32 fw2_pages; /* Number of sector in secondary FW image */ + u32 dbbt_start; /* Page address where dbbt search area begins */ + + /* + * Byte in page data that have manufacturer marked bad block marker, + * this will be swapped with metadata[0] to complete page data. + */ + u32 bb_byte; + + /* + * For BCH ECC sizes other than 8 and 16 the bad block marker does not + * start at 0th bit of bb_byte. This field is used to get to + * the start bit of bad block marker byte with in bb_byte + */ + u32 bb_start_bit; + + /* + * FCB value that gives byte offset for + * bad block marker on physical NAND page + */ + u32 phy_offset; + u32 bchtype; + + u32 readlatency; + u32 predelay; + u32 cedelay; + u32 postdelay; + u32 cmdaddpause; + u32 datapause; + u32 tmspeed; + u32 busytimeout; + + /* the flag to enable (1)/disable(0) bi swap */ + u32 disbbm; + + /* The swap position of main area in spare area */ + u32 spare_offset; +}; + +#endif /* _IMX_NAND_BCB_H_ */ diff --git a/arch/arm/mach-imx/Makefile b/arch/arm/mach-imx/Makefile index c46984994a..96f0b89fd1 100644 --- a/arch/arm/mach-imx/Makefile +++ b/arch/arm/mach-imx/Makefile @@ -59,6 +59,7 @@ ifneq ($(CONFIG_SPL_BUILD),y) obj-$(CONFIG_CMD_BMODE) += cmd_bmode.o obj-$(CONFIG_CMD_HDMIDETECT) += cmd_hdmidet.o obj-$(CONFIG_CMD_DEKBLOB) += cmd_dek.o +obj-$(CONFIG_CMD_NANDBCB) += cmd_nandbcb.o endif PLUGIN = board/$(BOARDDIR)/plugin diff --git a/arch/arm/mach-imx/cmd_nandbcb.c b/arch/arm/mach-imx/cmd_nandbcb.c new file mode 100644 index 0000000000..065b814b2e --- /dev/null +++ b/arch/arm/mach-imx/cmd_nandbcb.c @@ -0,0 +1,369 @@ +/* + * i.MX6 nand boot control block(bcb). + * + * Based on the common/imx-bbu-nand-fcb.c from barebox and imx kobs-ng + * + * Copyright (C) 2017 Jagan Teki + * Copyright (C) 2016 Sergey Kubushyn + * + * SPDX-License-Identifier: GPL-2.0+ + */ + +#include +#include + +#include +#include +#include + +#include +#include +#include +#include +#include + +#define BF_VAL(v, bf) (((v) & bf##_MASK) >> bf##_OFFSET) +#define GETBIT(v, n) (((v) >> (n)) & 0x1) + +static u8 calculate_parity_13_8(u8 d) +{ + u8 p = 0; + + p |= (GETBIT(d, 6) ^ GETBIT(d, 5) ^ GETBIT(d, 3) ^ GETBIT(d, 2)) << 0; + p |= (GETBIT(d, 7) ^ GETBIT(d, 5) ^ GETBIT(d, 4) ^ GETBIT(d, 2) ^ + GETBIT(d, 1)) << 1; + p |= (GETBIT(d, 7) ^ GETBIT(d, 6) ^ GETBIT(d, 5) ^ GETBIT(d, 1) ^ + GETBIT(d, 0)) << 2; + p |= (GETBIT(d, 7) ^ GETBIT(d, 4) ^ GETBIT(d, 3) ^ GETBIT(d, 0)) << 3; + p |= (GETBIT(d, 6) ^ GETBIT(d, 4) ^ GETBIT(d, 3) ^ GETBIT(d, 2) ^ + GETBIT(d, 1) ^ GETBIT(d, 0)) << 4; + + return p; +} + +static void encode_hamming_13_8(void *_src, void *_ecc, size_t size) +{ + int i; + u8 *src = _src; + u8 *ecc = _ecc; + + for (i = 0; i < size; i++) + ecc[i] = calculate_parity_13_8(src[i]); +} + +static u32 calc_chksum(void *buf, size_t size) +{ + u32 chksum = 0; + u8 *bp = buf; + size_t i; + + for (i = 0; i < size; i++) + chksum += bp[i]; + + return ~chksum; +} + +static void fill_fcb(struct fcb_block *fcb, struct mtd_info *mtd) +{ + struct nand_chip *chip = mtd_to_nand(mtd); + struct mxs_nand_info *nand_info = nand_get_controller_data(chip); + + fcb->fingerprint = FCB_FINGERPRINT; + fcb->version = FCB_VERSION_1; + fcb->pagesize = mtd->writesize; + fcb->oob_pagesize = mtd->writesize + mtd->oobsize; + fcb->sectors = mtd->erasesize / mtd->writesize; + + /* Divide ECC strength by two and save the value into FCB structure. */ + fcb->ecc_level = nand_info->bch_geometry.ecc_strength >> 1; + + fcb->ecc_type = fcb->ecc_level; + + /* Also hardcoded in kobs-ng */ + fcb->ecc_nr = 0x00000200; + fcb->ecc_size = 0x00000200; + fcb->datasetup = 80; + fcb->datahold = 60; + fcb->addr_setup = 25; + fcb->dsample_time = 6; + fcb->meta_size = 10; + + /* DBBT search area starts at second page on first block */ + fcb->dbbt_start = 1; + + fcb->bb_byte = nand_info->bch_geometry.block_mark_byte_offset; + fcb->bb_start_bit = nand_info->bch_geometry.block_mark_bit_offset; + + fcb->phy_offset = mtd->writesize; + + fcb->nr_blocks = mtd->writesize / fcb->ecc_nr - 1; + + fcb->checksum = calc_chksum((void *)fcb + 4, sizeof(*fcb) - 4); +} + +static int dbbt_fill_data(struct mtd_info *mtd, void *buf, int num_blocks) +{ + int n, n_bad_blocks = 0; + u32 *bb = buf + 0x8; + u32 *n_bad_blocksp = buf + 0x4; + + for (n = 0; n < num_blocks; n++) { + loff_t offset = n * mtd->erasesize; + if (mtd_block_isbad(mtd, offset)) { + n_bad_blocks++; + *bb = n; + bb++; + } + } + + *n_bad_blocksp = n_bad_blocks; + + return n_bad_blocks; +} + +static int nandbcb_update(struct mtd_info *mtd, loff_t off, size_t size, + size_t maxsize, const u_char *buf) +{ + nand_erase_options_t opts; + struct fcb_block *fcb; + struct dbbt_block *dbbt; + loff_t fw1_off; + void *fwbuf, *fcb_raw_page, *dbbt_page, *dbbt_data_page; + int nr_blks, nr_blks_fcb, fw1_blk; + size_t fwsize, dummy; + int i, ret; + + /* erase */ + memset(&opts, 0, sizeof(opts)); + opts.offset = off; + opts.length = maxsize - 1; + ret = nand_erase_opts(mtd, &opts); + if (ret) { + printf("%s: erase failed (ret = %d)\n", __func__, ret); + return ret; + } + + /* + * Reference documentation from i.MX6DQRM section 8.5.2.2 + * + * Nand Boot Control Block(BCB) contains two data structures, + * - Firmware Configuration Block(FCB) + * - Discovered Bad Block Table(DBBT) + * + * FCB contains, + * - nand timings + * - DBBT search page address, + * - start page address of primary firmware + * - start page address of secondary firmware + * + * setup fcb: + * - number of blocks = mtd partition size / mtd erasesize + * - two firmware blocks, primary and secondary + * - first 4 block for FCB/DBBT + * - rest split in half for primary and secondary firmware + * - same firmware will write two times + */ + nr_blks_fcb = 2; + nr_blks = maxsize / mtd->erasesize; + fw1_blk = nr_blks_fcb; + + /* write fw */ + fwsize = ALIGN(size + FLASH_OFFSET_STANDARD + mtd->writesize, + mtd->writesize); + fwbuf = kzalloc(fwsize, GFP_KERNEL); + if (!fwbuf) { + debug("failed to allocate fwbuf\n"); + ret = -ENOMEM; + goto err; + } + + memcpy(fwbuf + FLASH_OFFSET_STANDARD, buf, size); + fw1_off = fw1_blk * mtd->erasesize; + ret = nand_write_skip_bad(mtd, fw1_off, &fwsize, NULL, maxsize, + (u_char *)fwbuf, WITH_WR_VERIFY); + printf("NAND fw write: 0x%llx offset, 0x%x bytes written: %s\n", + fw1_off, fwsize, ret ? "ERROR" : "OK"); + if (ret) + goto fwbuf_err; + + /* fill fcb */ + fcb = kzalloc(sizeof(*fcb), GFP_KERNEL); + if (!fcb) { + debug("failed to allocate fcb\n"); + ret = -ENOMEM; + goto fwbuf_err; + } + + fcb->fw1_start = (fw1_blk * mtd->erasesize) / mtd->writesize; + fcb->fw1_pages = size / mtd->writesize + 1; + fill_fcb(fcb, mtd); + + /* fill dbbt */ + dbbt_page = kzalloc(mtd->writesize, GFP_KERNEL); + if (!dbbt_page) { + debug("failed to allocate dbbt_page\n"); + ret = -ENOMEM; + goto fcb_err; + } + + dbbt_data_page = kzalloc(mtd->writesize, GFP_KERNEL); + if (!dbbt_data_page) { + debug("failed to allocate dbbt_data_page\n"); + ret = -ENOMEM; + goto dbbt_page_err; + } + + dbbt = dbbt_page; + dbbt->checksum = 0; + dbbt->fingerprint = DBBT_FINGERPRINT2; + dbbt->version = DBBT_VERSION_1; + ret = dbbt_fill_data(mtd, dbbt_data_page, nr_blks); + if (ret < 0) + goto dbbt_data_page_err; + else if (ret > 0) + dbbt->dbbtpages = 1; + + /* write fcb/dbbt */ + fcb_raw_page = kzalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL); + if (!fcb_raw_page) { + debug("failed to allocate fcb_raw_page\n"); + ret = -ENOMEM; + goto dbbt_data_page_err; + } + + memcpy(fcb_raw_page + 12, fcb, sizeof(struct fcb_block)); + encode_hamming_13_8(fcb_raw_page + 12, fcb_raw_page + 12 + 512, 512); + /* + * Set the first and second byte of OOB data to 0xFF, not 0x00. These + * bytes are used as the Manufacturers Bad Block Marker (MBBM). Since + * the FCB is mostly written to the first page in a block, a scan for + * factory bad blocks will detect these blocks as bad, e.g. when + * function nand_scan_bbt() is executed to build a new bad block table. + */ + memset(fcb_raw_page + mtd->writesize, 0xFF, 2); + + for (i = 0; i < nr_blks_fcb; i++) { + if (mtd_block_isbad(mtd, off)) { + printf("Block %d is bad, skipped\n", i); + continue; + } + + /* raw write */ + mtd_oob_ops_t ops = { + .datbuf = (u8 *)fcb_raw_page, + .oobbuf = ((u8 *)fcb_raw_page) + mtd->writesize, + .len = mtd->writesize, + .ooblen = mtd->oobsize, + .mode = MTD_OPS_RAW + }; + + ret = mtd_write_oob(mtd, mtd->erasesize * i, &ops); + if (ret) + goto fcb_raw_page_err; + debug("NAND fcb write: 0x%x offset, 0x%x bytes written: %s\n", + mtd->erasesize * i, ops.len, ret ? "ERROR" : "OK"); + + ret = mtd_write(mtd, mtd->erasesize * i + mtd->writesize, + mtd->writesize, &dummy, dbbt_page); + if (ret) + goto fcb_raw_page_err; + debug("NAND dbbt write: 0x%x offset, 0x%x bytes written: %s\n", + mtd->erasesize * i + mtd->writesize, dummy, + ret ? "ERROR" : "OK"); + + /* dbbtpages == 0 if no bad blocks */ + if (dbbt->dbbtpages > 0) { + loff_t to = (mtd->erasesize * i + mtd->writesize * 5); + + ret = mtd_write(mtd, to, mtd->writesize, &dummy, + dbbt_data_page); + if (ret) + goto fcb_raw_page_err; + } + } + +fcb_raw_page_err: + kfree(fcb_raw_page); +dbbt_data_page_err: + kfree(dbbt_data_page); +dbbt_page_err: + kfree(dbbt_page); +fcb_err: + kfree(fcb); +fwbuf_err: + kfree(fwbuf); +err: + return ret; +} + +static int do_nandbcb_update(int argc, char * const argv[]) +{ + struct mtd_info *mtd; + loff_t addr, offset, size, maxsize; + char *endp; + u_char *buf; + int dev; + int ret; + + if (argc != 4) + return CMD_RET_USAGE; + + dev = nand_curr_device; + if (dev < 0) { + printf("failed to get nand_curr_device, run nand device"); + return CMD_RET_FAILURE; + } + + addr = simple_strtoul(argv[1], &endp, 16); + if (*argv[1] == 0 || *endp != 0) + return CMD_RET_FAILURE; + + mtd = get_nand_dev_by_index(dev); + if (mtd_arg_off_size(argc - 2, argv + 2, &dev, &offset, &size, + &maxsize, MTD_DEV_TYPE_NAND, mtd->size)) + return CMD_RET_FAILURE; + + buf = map_physmem(addr, size, MAP_WRBACK); + if (!buf) { + puts("failed to map physical memory\n"); + return CMD_RET_FAILURE; + } + + ret = nandbcb_update(mtd, offset, size, maxsize, buf); + + return ret == 0 ? CMD_RET_SUCCESS : CMD_RET_FAILURE; +} + +static int do_nandbcb(cmd_tbl_t *cmdtp, int flag, int argc, + char * const argv[]) +{ + const char *cmd; + int ret = 0; + + if (argc < 5) + goto usage; + + cmd = argv[1]; + --argc; + ++argv; + + if (strcmp(cmd, "update") == 0) { + ret = do_nandbcb_update(argc, argv); + goto done; + } + +done: + if (ret != -1) + return ret; +usage: + return CMD_RET_USAGE; +} + +static char nandbcb_help_text[] = + "update addr off|partition len - update 'len' bytes starting at\n" + " 'off|part' to memory address 'addr', skipping bad blocks"; + +U_BOOT_CMD(nandbcb, 5, 1, do_nandbcb, + "i.MX6 Nand BCB", + nandbcb_help_text +); diff --git a/doc/imx/common/imx6.txt b/doc/imx/common/imx6.txt index eab88353f6..5262a2fb55 100644 --- a/doc/imx/common/imx6.txt +++ b/doc/imx/common/imx6.txt @@ -88,3 +88,78 @@ Reading bank 4: Word 0x00000002: 9f027772 00000004 + +NAND Boot on i.MX6 with SPL support +-------------------------------------- + +Writing/updating boot image in nand device is not straight forward in +i.MX6 platform and it requires boot control block(BCB) to be configured. + +BCB contains two data structures, Firmware Configuration Block(FCB) and +Discovered Bad Block Table(DBBT). FCB has nand timings, DBBT search area, +and firmware. See IMX6DQRM Section 8.5.2.2 +for more information. + +We can't use 'nand write' command to write SPL/firmware image directly +like other platforms does. So we need special setup to write BCB block +as per IMX6QDL reference manual 'nandbcb update' command do that job. + +for nand boot, up on reset bootrom look for FCB structure in +first block's if FCB found the nand timings are loaded for +further reads. once FCB read done, DTTB will be loaded and +finally firmware will be loaded which is boot image. + +cmd_nandbcb will create FCB these structures +by taking mtd partition as an example. +- initial code will erase entire partition +- followed by FCB setup, like first 2 blocks for FCB/DBBT write, + and next block for FW1/SPL +- write firmware at FW1 block and +- finally write fcb/dttb in first 2 block. + +Typical NAND BCB layout: +======================= + + no.of blocks = partition size / erasesize + no.of fcb/dbbt blocks = 2 + FW1 offset = no.of fcb/dbbt + +block 0 1 2 + ------------------------------- + |FCB/DBBT 0|FCB/DBBT 1| FW 1 | + -------------------------------- + +On summary, nandbcb update will +- erase the entire partition +- create BCB by creating 2 FCB/BDDT block followed by + 1 FW blocks based on partition size and erasesize. +- fill FCB/DBBT structures +- write FW/SPL in FW1 +- write FCB/DBBT in first 2 blocks + +step-1: write SPL + +icorem6qdl> ext4load mmc 0:1 $loadaddr SPL +39936 bytes read in 10 ms (3.8 MiB/s) + +icorem6qdl> nandbcb update $loadaddr spl $filesize +device 0 offset 0x0, size 0x9c00 +Erasing at 0x1c0000 -- 100% complete. +NAND fw write: 0x80000 offset, 0xb000 bytes written: OK + +step-2: write u-boot-dtb.img + +icorem6qdl> nand erase.part uboot + +NAND erase.part: device 0 offset 0x200000, size 0x200000 +Erasing at 0x3c0000 -- 100% complete. +OK + +icorem6qdl> ext4load mmc 0:1 $loadaddr u-boot-dtb.img +589094 bytes read in 37 ms (15.2 MiB/s) + +icorem6qdl> nand write ${loadaddr} uboot ${filesize} + +NAND write: device 0 offset 0x200000, size 0x8fd26 + 589094 bytes written: OK +icorem6qdl> diff --git a/drivers/mtd/nand/raw/mxs_nand.c b/drivers/mtd/nand/raw/mxs_nand.c index b93d77a395..a41b9620d0 100644 --- a/drivers/mtd/nand/raw/mxs_nand.c +++ b/drivers/mtd/nand/raw/mxs_nand.c @@ -25,7 +25,7 @@ #include #include #include -#include "mxs_nand.h" +#include #define MXS_NAND_DMA_DESCRIPTOR_COUNT 4 diff --git a/drivers/mtd/nand/raw/mxs_nand_dt.c b/drivers/mtd/nand/raw/mxs_nand_dt.c index 44dec5dedf..8ad7d618c6 100644 --- a/drivers/mtd/nand/raw/mxs_nand_dt.c +++ b/drivers/mtd/nand/raw/mxs_nand_dt.c @@ -15,7 +15,7 @@ #include #include -#include "mxs_nand.h" +#include struct mxs_nand_dt_data { unsigned int max_ecc_strength_supported; diff --git a/drivers/mtd/nand/raw/mxs_nand_spl.c b/drivers/mtd/nand/raw/mxs_nand_spl.c index ee7d9cb957..68ecc6ecb5 100644 --- a/drivers/mtd/nand/raw/mxs_nand_spl.c +++ b/drivers/mtd/nand/raw/mxs_nand_spl.c @@ -6,7 +6,8 @@ #include #include #include -#include "mxs_nand.h" +#include + static struct mtd_info *mtd; static struct nand_chip nand_chip; diff --git a/drivers/mtd/nand/raw/mxs_nand.h b/include/mxs_nand.h similarity index 100% rename from drivers/mtd/nand/raw/mxs_nand.h rename to include/mxs_nand.h